#### AKDENIZ UNIVERSITY

## **Computer Engineering Department**

### CSE 211 Digital Design (2024-2025 Fall)



#### Lab01 - Digital Logic Gates - 14.10.2024

|   | Student No | Student Full Name | Group No |
|---|------------|-------------------|----------|
| 1 |            |                   |          |
| 2 |            |                   |          |
| 3 |            |                   |          |
| 4 |            |                   |          |

#### Lab Study 1

In this experiment, you will work with logic gates from the following integrated circuits: 7404 (NOT), 7400 (NAND), 7408 (AND), 7432 (OR), and 7486 (XOR). The pins labeled A and B will serve as inputs, while the pin labeled Q will be the output.

Using the switches corresponding to A and B, you will apply logic levels (0 and 1) to the gate inputs and observe the output behavior. Additionally, you will incorporate the 7404 (NOT) gate, where pin A will be used as the input and pin Q as the output. Apply the specified input conditions to these gates and carefully record the resulting outputs in Table 1.

Ensure to fill in Table 1 with the correct truth tables for each of the logic gates tested.

Table 1 - Truth Table of Logic Gates

| A | В | Q1<br>(NOT) | Q2<br>(NAND) | Q3<br>(AND) | Q4<br>(OR) | Q5<br>(XOR) |
|---|---|-------------|--------------|-------------|------------|-------------|
| 0 | 0 |             |              |             |            |             |
| 0 | 1 |             |              |             |            |             |
| 1 | 0 |             |              |             |            |             |
| 1 | 1 |             |              |             |            |             |

## **LOGIC GATE PINOUTS**

# **NOT** Gate NAND Gate 74LS00 Pinout 74LS04 Pinout V<sub>CC</sub> VCC 14 13 12 11 10 9 8 12 11 4 5 **AND** Gate OR Gate 74LS08 Pinout 74LS32 Pinout VCC VCC 14 13 12 11 10 14 13 12 11 10 9 5 4 6 4 **XOR** Gate **NOR Gate** 74LS02 Pinout 74LS86 Pinout V<sub>CC</sub>

4